50.7 I/O Ports

Table 50-4. I/O Ports
Standard Operating Conditions (unless otherwise stated)
Param. No.Sym.Device CharacteristicsMin.Typ.†Max.UnitsConditions
Input Low-Voltage
VILI/O PORT:
D300
  • with LVBUF (TTL compatible)
0.75V
D302
  • with Schmitt Trigger buffer
0.2 VDDV2.0V ≤ VDD ≤ 5.5V
D303
  • with I2C levels
0.3 VDDV2.0V ≤ VDD ≤ 5.5V
D304
  • with SMBus 2.0
0.8V2.7V ≤ VDD ≤ 5.5V
D305
  • with SMBus 3.0
0.8V
D306MCLR0.2 VDDV
Input High-Voltage
VIHI/O PORT:
D320
  • with LVBUF (TTL compatible)
1.5V
D322
  • with Schmitt Trigger buffer
0.8 VDDV2.0V ≤ VDD ≤ 5.5V
D323
  • with I2C levels
0.7 VDDV
D324
  • with SMBus 2.0
2.1V2.7V ≤ VDD ≤ 5.5V
D325
  • with SMBus 3.0
1.35V0°C
 ≤ TA ≤ +125°C


2.5V ≤ VDD ≤ 5.5V

1.45V0°C
 ≤ TA ≤ +125°C


1.8V ≤ VDD ≤ 5.5V

D326MCLR0.7 VDDV
Input Leakage Current(1)
D340IILI/O PORTS±5±125nAVSS ≤ VPIN ≤ VDD,

Pin at high-impedance, 85°C

D341±5±1000nAVSS ≤ VPIN ≤ VDD,

Pin at high-impedance, 125°C

D342MCLR(2)±50±200nAVSS ≤ VPIN ≤ VDD,

Pin at high-impedance, 85°C

Weak Pull-up Current
D350IPUR80140200μAVDD = 3.0V,

VPIN = VSS

Output Low-Voltage
D360VOLI/O PORTS0.6VIOL = 10.0 mA,

VDD = 3.0V

Output High-Voltage
D370VOHI/O PORTSVDD - 0.7VIOH = 6.0 mA,

VDD = 3.0V

Load Capacitance
D380CIOI/O PORTS550pF

† Data in “Typ” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note:
  1. Negative current is defined as current sourced by the pin.
  2. The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.