56.3 Maximum Clock Frequencies (125°C)

Table 56-2. Maximum Peripheral Clock Frequencies(1)
SymbolDescriptionMax.Units
fCPUCPU clock frequency100MHz
fAHBAHB clock frequency100MHz
fAPBx, x = {A, B, C, D}APBA, APBB, APBC and APBD clock frequency100MHz
fGCLK_EICEIC input clock frequency90MHz
fGCLK_FREQM_MSRFREQM Measure180MHz
fGCLK_FREQM_REFFREQM Reference90MHz
fGCLK_EVSYS_CHANNEL_x, x = {0,.., 11}EVSYS channel ‘x’ input clock frequency90MHz
fGCLK_SERCOMx_CORE, x = {0, ... , 7}SERCOMx input clock frequency90MHz
fGCLK_CANx, x = {0, 1}CANx input clock frequency90MHz
fGCLK_I2SI2S input clock frequency90MHz
fGCLK_SDHCx_CORE, x = {0, 1}SDHCx input clock frequency150MHz
fGCLK_TCCx, x = {0, ... , 4}TCCx input clock frequency180MHz
fGCLK_TCx, x = {0, ... , 3}TC0, TC1, TC2, TC3 input clock frequency180MHz
fGCLK_PDECPDEC input clock frequency180MHz
fGCLK_CCLCCL input clock frequency90MHz
fGCLK_CM4_TRACECM4 Trace input clock frequency100MHz
fGCLK_ACAC digital input clock frequency90MHz
fGCLK_ADCx, x = {0, 1}ADCx input clock frequency90MHz
fGCLK_DACDAC input clock frequency90MHz
Note:
  1. These values are based on simulation. They are not covered by production test limits or characterization.