48.6.6 Synchronization Busy

Note: Access to this register is limited to 32-bit width. Byte level access is not allowed.
Table 48-6. Register Bit Attribute Legend
Symbol Description Symbol Description Symbol Description
R Readable bit HC Cleared by Hardware (Grey cell) Unimplemented
W Writable bit HS Set by Hardware X Bit is unknown at Reset
K Write to clear S Software settable bit
Name: SYNCBUSY
Offset: 0x14
Reset: 0x00000000
Property: -

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
       ENABLESWRST 
Access RR 
Reset 00 

Bit 1 – ENABLE Enable

ValueDescription
0 Write synchronization for CTRLA.ENABLE bit (CTRLA <1>) bit is complete.
1 Write synchronization for CTRLA.ENABLE bit (CTRLA <1>) bit is ongoing.

Bit 0 – SWRST Software Reset Synchronization Busy Status

This bit will set in two ways:

  • Writing ‘1’ to CTRLA.SWRST bit (CTRLA <0>)
  • A tamper event can occur when CTRLA.TAMPERS (CTRLA <4>) = ‘1’ (i.e., Tamper erase is enabled)
ValueDescription
0 Write synchronization for CTRLA.SWRST bit (CTRLA <0>) bit is complete.
1 Write synchronization for CTRLA.SWRST bit (CTRLA <0>) bit is ongoing.