39.4.17 SPI Mode Requirements

Table 39-23. 
Standard Operating Conditions (unless otherwise stated)
Param No.Sym.CharacteristicMin.Typ. †Max.UnitsConditions
SP70*

TSSL2SCH,

TSSL2SCL

SS↓ to SCK↓ or SCK↑ input2.25*TCYns
SP71*TSCHSCK input high time TCY + 20ns
SP72*TSCLSCK input low time TCY + 20ns
SP73*

TDIV2SCH,

TDIV2SCL

Setup time of SDI data input to SCK edge100ns
SP74*

TSCH2DIL,

TSCL2DIL

Hold time of SDI data input to SCK edge100ns
SP75*TDORSDO data output rise time1025ns3.0V ≤ VDD ≤ 5.5V
2550ns1.8V ≤ VDD ≤ 5.5V
SP76*TDOFSDO data output fall time1025ns
SP77*TSSH2DOZSS↑ to SDO output high-impedance1050ns
SP78*TSCRSCK output rise time1025ns3.0V ≤ VDD ≤ 5.5V
2550ns1.8V ≤ VDD ≤ 5.5V
SP79*TSCFSCK output fall time 1025ns
SP80*

TSCH2DOV,

TSCL2DOV

SDO data output valid after SCK edge50ns3.0V ≤ VDD ≤ 5.5V
145ns1.8V ≤ VDD ≤ 5.5V
SP81*

TDOV2SCH,

TDOV2SCL

SDO data output setup to SCK edge1 TCYns
SP82*TSSL2DOVSDO data output valid after SS↓ edge50ns
SP83*

TSCH2SSH,

TSCL2SSH

SS ↑after SCK edge1.5 TCY + 40ns

* These parameters are characterized but not tested.

† Data in “Typ” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Figure 39-15. SPI Host Mode Timing (CKE = 0, SMP = 0)
Note: Refer to Figure 39-3 for load conditions.
Figure 39-16. SPI Host Mode Timing (CKE = 1, SMP = 1)
Note: Refer to Figure 39-3 for load conditions.
Table 39-24. 
Standard Operating Conditions (unless otherwise stated)
Param No.Sym.CharacteristicMin.Typ. †Max.UnitsConditions
SP70*

TSSL2SCH,

TSSL2SCL

SS↓ to SCK↓ or SCK↑ input2.25*TCYns
SP71*TSCHSCK input high time TCY + 20ns
SP72*TSCLSCK input low time TCY + 20ns
SP73*

TDIV2SCH,

TDIV2SCL

Setup time of SDI data input to SCK edge100ns
SP74*

TSCH2DIL,

TSCL2DIL

Hold time of SDI data input to SCK edge100ns
SP75*TDORSDO data output rise time1025ns3.0V ≤ VDD ≤ 5.5V
2550ns1.8V ≤ VDD ≤ 5.5V
SP76*TDOFSDO data output fall time1025ns
SP77*TSSH2DOZSS↑ to SDO output high-impedance1050ns
SP80*

TSCH2DOV,

TSCL2DOV

SDO data output valid after SCK edge50ns3.0V ≤ VDD ≤ 5.5V
145ns1.8V ≤ VDD ≤ 5.5V
SP81*

TDOV2SCH,

TDOV2SCL

SDO data output setup to SCK edge1 TCYns
SP82*TSSL2DOVSDO data output valid after SS↓ edge50ns
SP83*

TSCH2SSH,

TSCL2SSH

SS ↑ after SCK edge1.5 TCY + 40ns

* These parameters are characterized but not tested.

† Data in “Typ” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Figure 39-17. SPI Client Mode Timing (CKE = 0)
Note: Refer to Figure 39-3 for load conditions.
Figure 39-18. SPI Client Mode Timing (CKE = 1)
Note: Refer to Figure 39-3 for load conditions.