11.3 PHY PCS Registers
The integrated PHY PCS registers are located within Memory Map Selector 2 (MMS2).
Warning: RESERVED address space
must not be written except when specifically directed to by Microchip. Failure to heed this
warning may result in adverse operation and unexpected results.
Refer to the Register Bit Types section for details on register bit attribute notation.
Address | Name | Bit Pos. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
---|---|---|---|---|---|---|---|---|---|---|
0x00 ... 0x08F2 | Reserved | |||||||||
0x08F3 | T1SPCSCTL | 15:8 | RST | LBE | DUPLEX | |||||
7:0 | ||||||||||
0x08F4 | T1SPCSSTS | 15:8 | ||||||||
7:0 | FAULT | |||||||||
0x08F5 | T1SPCSDIAG1 | 15:8 | RMTJABCNT[15:8] | |||||||
7:0 | RMTJABCNT[7:0] | |||||||||
0x08F6 | T1SPCSDIAG2 | 15:8 | CORTXCNT[15:8] | |||||||
7:0 | CORTXCNT[7:0] |