11.1.8.11 PLL Characteristics

The following characteristics apply to CPUPLL, DDRPLL, IMGPLL, SYSPLL, BAUDPLL, AUDIOPLL and ETHPLL and are provided for register PMC_PLL_ACR programmed to the recommended value 0x00070010.

Table 11-58. PLL Characteristics
SymbolParameterConditionsMinMaxUnit
VDDIN33Supply voltage range (VDDIN33) (1)3.03.6V
VDDCORESupply voltage range (VDDCORE)1.121.21V
IVDDIN33Current consumption (VDDIN33)(2)fCOREPLLCK = 1.0 GHz2.9mA
IVDDCORECurrent consumption (VDDCORE)(2)3.5mA
tSTARTStart-up time(2)To reach 95% of target frequency50μs
fINInput frequency range1050MHz
fCOREPLLCKCOREPLLCK frequency range6001200MHz
fIOPLLCKIOPLLCK(3) frequency range100MHz
Note:
  1. The PLLs are powered by the 2.5V regulated output, which is supplied from VDDIN33.
  2. Simulation data
  3. IOPLLCK is available on the AUDIOPLL only and corresponds to the AUDIOCLK pin.
Table 11-59. PLL Output Clocks Characteristics
SymbolParameter(1)ConditionsMinMaxUnit
fCPUPLLCKCPUPLLCK frequency range1000MHz
fDDRPLLCKDDRPLLCK frequency range533MHz
fIMGPLLCKIMGPLLCK frequency range266MHz
fSYSPLLCKSYSPLLCK frequency range416MHz
fBAUDPLLCKBAUDPLLCK frequency range208MHz
fAUDIOPLLCKAUDIOPLLCK frequency range200MHz
fETHPLLCKETHPLLCK frequency range125MHz
Note:
  1. Simulation data