45.8.11 USART Interrupt Disable Register
This configuration is relevant only if USART_MODE = 0xE or 0xF in the USART Mode Register.
The following configuration values are valid for all listed bit names of this register:
0: No effect
1: Disables the corresponding interrupt.
| Name: | US_IDR |
| Offset: | 0x000C |
| Reset: | - |
| Property: | Write-only |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| | | | | | | | | | |
| Access | | | | | | | | | |
| Reset | | | | | | | | | |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| | | | | | NSSE | | | | |
| Access | | | | | W | | | | |
| Reset | | | | | – | | | | |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| | | | | | | UNRE | TXEMPTY | | |
| Access | | | | | | W | W | | |
| Reset | | | | | | – | – | | |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| | | | OVRE | | | | TXRDY | RXRDY | |
| Access | | | W | | | | W | W | |
| Reset | | | – | | | | – | – | |
Bit 19 – NSSE NSS Line (Driving CTS Pin) Rising or Falling
Edge Event Interrupt Disable
Bit 10 – UNRE SPI Underrun Error Interrupt
Disable
Bit 9 – TXEMPTY TXEMPTY Interrupt
Disable
Bit 5 – OVRE Overrun Error Interrupt
Disable
Bit 1 – TXRDY TXRDY Interrupt
Disable
Bit 0 – RXRDY RXRDY Interrupt
Disable