28.6.10 RTC Interrupt Disable Register
| Name: | RTC_IDR |
| Offset: | 0x24 |
| Reset: | – |
| Property: | Write-only |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| TDERRDIS | CALDIS | TIMDIS | SECDIS | ALRDIS | ACKDIS | ||||
| Access | W | W | W | W | W | W | |||
| Reset | – | – | – | – | – | – |
Bit 5 – TDERRDIS Time and/or Date Error Interrupt Disable
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | The time and date error interrupt is disabled. |
Bit 4 – CALDIS Calendar Event Interrupt Disable
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | The selected calendar event interrupt is disabled. |
Bit 3 – TIMDIS Time Event Interrupt Disable
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | The selected time event interrupt is disabled. |
Bit 2 – SECDIS Second Event Interrupt Disable
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | The second periodic interrupt is disabled. |
Bit 1 – ALRDIS Alarm Interrupt Disable
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | The alarm interrupt is disabled. |
Bit 0 – ACKDIS Acknowledge Update Interrupt Disable
| Value | Description |
|---|---|
| 0 | No effect. |
| 1 | The acknowledge for update interrupt is disabled. |
