2.3.5 I/O Standard Electrical Specifications
The following tables show the I/O standard electrical specifications.
Symbol | Parameter | Conditions | Min. | Max. | Units |
---|---|---|---|---|---|
CIN | Input capacitance | VIN = 0, f = 1.0 MHz | — | 10 | pF |
CINCLK | Input capacitance on HCLK and RCLK pin | VIN = 0, f = 1.0 MHz | — | 10 | pF |
Input Buffer | Input Rise/Fall Time (min.) | Input Rise/Fall Time (max.) |
---|---|---|
LVTTL | No requirement | 50 ns |
LVCMOS 2.5V | No requirement | 50 ns |
LVCMOS 1.8V | No requirement | 50 ns |
LVCMOS 1.5V | No requirement | 50 ns |
PCI | No requirement | 50 ns |
PCIX | No requirement | 50 ns |
GTL+ | No requirement | 50 ns |
HSTL | No requirement | 50 ns |
SSTL2 | No requirement | 50 ns |
HSTL3 | No requirement | 50 ns |
LVDS | No requirement | 50 ns |
LVPECL | No requirement | 50 ns |
Note:
- Input Rise/Fall time applies to all inputs, be it clock or data. Inputs have to ramp up/down linearly, in a monotonic way. Glitches or a plateau may cause double clocking. They must be avoided. For output rise/fall time, see the IBIS models for extraction.
The following figure shows the input and output buffer delays.