31.7.6 MEM2MEM Interrupt Status Register
| Name: | MEM2MEM_ISR |
| Offset: | 0x14 |
| Reset: | 0x00000000 |
| Property: | Read-only |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| RXBUFF | RXEND | ||||||||
| Access | R | R | |||||||
| Reset | 0 | 0 |
Bit 1 – RXBUFF Buffer Full
| Value | Description |
|---|---|
| 0 | The signal Buffer Full from the PDC receive channel is inactive. |
| 1 | The signal Buffer Full from the PDC receive channel is active. |
Bit 0 – RXEND End of Transfer
| Value | Description |
|---|---|
| 0 | The End of Transfer signal from the PDC receive channel is inactive. |
| 1 | The End of Transfer signal from the PDC receive channel is active. |
