55.3.3 Analog-to-Digital Converter (ADC) Characteristics (105°C)

Table 55-7. ADC Electrical Specifications
AC CHARACTERISTICSStandard Operating Conditions: VDDIO=VDDANA 1.71V to 3.63V (unless otherwise stated)

Operating temperature -40°C ≤ TA ≤ +105°C

Param. No.SymbolCharacteristicsMin.TypicalMax.UnitsConditions
Device Supply
ADC1VDDANAADC Module SupplyVDDANA(min)VDDANA(max)VVDDIOx = VDDANA
Reference Inputs
ADC3VREFADC Reference Voltage 1VDDANA-0.4VInternal or External Reference VREF ≤ VDDANA - 0.4V
Analog Input Range
ADC7AFSFull-Scale Analog Input Signal Range (Single-Ended)GNDANAVREFV
ADC9Full-Scale Analog Input Signal Range (Differential)-VREF+VREFV
ADC11VCMInput common mode voltage0VDDANAVCTRLA.R2R =1
See Note 2CTRLA.R2R =0
ADC13TSETTINGADC stabilization Time10µsCTRLA.ENABLE=1 or CTRLA.ONEDEMAND=1
Note:
  1. These values are based on simulation. They are not covered by production test limits or characterization.
  2. Limit the input common mode voltage using the following equations (where, VCM_IN is the input channelcommon mode voltage):

    When CTRLA.R2R = 0:

    • VCM_IN < 0.75*VREF
    • VCM_IN > Maximum of (0, VREF-VDDANA-0.7, 1.25*VREF-VDDANA)
Table 55-8. ADC Conversion Timing Requirements (4)
AC CHARACTERISTICSStandard Operating Conditions: VDDIO=VDDANA 1.71V to 3.63V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +105°C
Param. No.SymbolCharacteristicsMin.TypicalMax.UnitsConditions
ADC Clock Requirements
ADC21TADADC Clock Period62.53125ns
ADC23fGCLK_ADCxADCx Module GCLK max input freq100MHz
ADC Single-Ended Throughput Rates
ADC25FTP (Single-Ended Mode)Throughput Rate (3) (Single-Ended)24.621231ksps12-bit resolution, Rsource ≤147 Ω, SAMPCTRL.SAMPLEN=0 (1)
26.67133310-bit resolution, Rsource ≤147 Ω, SAMPCTRL.SAMPLEN=0 (1)
3216008-bit resolution, Rsource ≤147 Ω, SAMPCTRL.SAMPLEN=0 (1)
201000ksps12-bit resolution, Rsource ≤6,550Ω SAMPCTRL.SAMPLEN=n/a (2)
21.30106710-bit resolution, Rsource ≤6,550 Ω SAMPCTRL.SAMPLEN=n/a (2)
24.6212318-bit resolution, Rsource ≤6,550 Ω SAMPCTRL.SAMPLEN=n/a (2)
ADC Differential Mode Throughput Rates
ADC27FTP (Differential Mode) Throughput Rate (3) (Differential Mode)24.621231ksps12-bit resolution, Rsource ≤147 Ω, SAMPCTRL.SAMPLEN=0 (1)
29.09145510-bit resolution, Rsource ≤147 Ω, SAMPCTRL.SAMPLEN=0 (1)
35.5617788-bit resolution, Rsource ≤147 Ω, SAMPCTRL.SAMPLEN=0 (1)
201000ksps12-bit resolution, Rsource ≤6,550Ω SAMPCTRL.SAMPLEN=n/a (2)
22.86114310-bit resolution, Rsource ≤6,550 Ω SAMPCTRL.SAMPLEN=n/a (2)
26.6713338-bit resolution, Rsource ≤6,550 Ω SAMPCTRL.SAMPLEN=n/a (2)
Note:
  1. ADC_ Sample time = ((SAMPCTRL.SAMPLEN + 1) * TAD) and SAMPCTRL.OFFCOMP=0.
  2. ADC_ HDW forces sample time to 4*TAD when SAMPCTRL.OFFCOMP=1, user SAMPCTRL.SAMPLEN is ignored.
  3. ADC Throughput Rate FTP = ((1 / ((TSAMP + TCNV) * TAD)) / (# of user active analog inputs in use on specific target ADC module)). # of active analog channels used =1.
  4. These values are based on simulation and not covered by production test limits or characterization.
Table 55-9. ADC Sample Timing Requirements (4)
AC CHARACTERISTICSStandard Operating Conditions: VDDIO=VDDANA 1.71V to 3.63V (unless otherwise stated)

Operating temperature:

-40°C ≤ TA ≤ +105°C

Param. No.SymbolCharacteristicsMin.TypicalMax.UnitsConditions
ADC29TSAMPADC Sample Time (1,2,3)1(1)TADTAD(min) Ext Analog Input Rsource ≤ 147 Ω
2(1)TAD(min) , Ext Analog Input Rsource ≤ 2,250 Ω
3(1)TAD(min) , Ext Analog Input Rsource ≤ 4,400 Ω
4(1,2)TAD(min) , Ext Analog Input Rsource ≤ 6,550 Ω
5(1)TAD(min), Ext Analog Input Rsource ≤ 8,700 Ω
6(1)TAD(min) , Ext Analog Input Rsource ≤ 10,850 Ω
See Note 5nsSample time with DAC as input
10000Sample time with Temp sensor or band gap as input
ADC31TCNVConversion Time (3) (Single-Ended Mode)12TAD12-bit resolution
1110-bit resolution
98-bit resolution
ADC33Conversion Time (3) (Differential Mode)12TAD12-bit resolution
1010-bit resolution
88-bit resolution
ADC35CSAMPLEADC Internal Sample Cap23pf
ADC37RSAMPLEADC Internal impedance2000
Note:
  1. When SAMPCTRL.OFFCOMP = 0:
    • TSAMP = (((RSAMPLE + RSOURCE) * CSAMPLE * 9.7) / TAD)+1 rounded down to nearest whole integer
    • User SAMPCTRL.SAMPLEN = (TSAMP - 1)
  2. When SAMPCTRL.OFFCOMP=1:
    • TSAMP = 4 (Forced by HDW)
    • User SAMPCTRL.SAMPLEN = (n/a, Ignored by HDW)
  3. ADC Throughput Rate FTP = ((1 / ((TSAMP + TCNV) * TAD)) / (# of user active analog inputs in use on specific target ADC module)).
  4. These values are based on simulation and are not covered by production test limits or characterization.
  5. See ts specified in DAC Electrical Characteristics.
Table 55-10. Differential Mode ADC Electrical Specifications (1)
AC CHARACTERISTICSStandard Operating Conditions: VDDIO=VDDANA 1.71V to 3.63V (unless otherwise stated)

Operating temperature -40°C ≤ TA ≤ +85°C

Param. No.SymbolCharacteristicsMin.TypicalMax.UnitsConditions
DIFFERENTIAL MODE ADC Accuracy
DADC41ResResolution812bitsSelectable 8, 10, 12 bit Resolution Ranges
DADC43EN0B Effective Number of bits10.51msps, R2R disabled, VREF = VDDANA = VDDIO = 3.0
DADC4510.51msps, R2R disabled, External VREF = 2.0V, VDDANA = VDDIO = 3.0
DADC47INL Integral Nonlinearity-1.7+1.7LSb1msps, R2R disabled, VREF = VDDANA = VDDIO = 3.0
DADC49-1.5+1.51msps, R2R disabled, External VREF = 2.0V, VDDANA = VDDIO = 3.0
DADC51DNL Differential Nonlinearity-1.0+1.01msps, R2R disabled,VREF = VDDANA = VDDIO = 3.0
DADC53-1.0+1.01msps, R2R disabled, External VREF = 2.0V, VDDANA = VDDIO = 3.0
DADC55GERRGain Error with REFCTRL.REFCOMP=1- 0.21+0.20%FSR1msps, VREF = VDDANA = VDDIO = 3.0
DADC57- 0.12+0.211msps, External VREF = 2.0V, VDDANA = VDDIO = 3.0
DADC59- 10+6.71msps, VREF=1V Internal band gap, VDDANA = VDDIO = 3.0
DADC61- 0.48+0.751msps, VREF = VDDANA/2, VDDANA = VDDIO = 3.0
DADC63Gain Error with REFCTRL.REFCOMP=0- 0.30+0.201msps, VREF = VDDANA = VDDIO = 3.0
DADC65- 0.94+0.701msps, External VREF = 2.0V, VDDANA = VDDIO = 3.0
DADC67- 10+5.91msps, VREF=1V Internal band gap, VDDANA = VDDIO = 3.0
DADC69- 1.20+1.281msps, VREF = VDDANA/2, VDDANA = VDDIO = 3.0
DADC71E0FFOffset Error with SAMPCTRL.OFFCOMP=1- 3.6+3.1mV1msps, Internal VREF = VDDANA = VDDIO = 3.0
DADC73- 3.3+2.71msps, External VREF = 2.0V, VDDANA = VDDIO = 3.0
DADC75- 3.6+2.91msps, VREF=1V Internal band gap, VDDANA = VDDIO = 3.0
DADC77- 3.6+3.31msps, VREF = VDDANA/2, VDDANA = VDDIO = 3.0
DADC79Offset Error with SAMPCTRL.OFFCOMP=0- 12.3+12.31msps, VREF = VDDANA = VDDIO = 3.0
DADC81- 12.2+12.41msps, External VREF = 2.0V, VDDANA = VDDIO = 3.0
DADC83- 14.3+14.71msps, VREF=1V Internal band gap, VDDANA = VDDIO = 3.0
DADC85- 13.6+14.01msps, VREF = VDDANA/2, VDDANA = VDDIO = 3.0
DADC87TUE(3)Total Unadjusted Error-5.2+5.2LSb1msps, R2R disabled, Internal VREF = VDDANA = VDDIO = 3.0
DADC89-5.7+5.71msps, R2R disabled, External VREF = 2.0V, VDDANA = VDDIO = 3.0
DIFFERENTIAL MODE ADC Dynamic Performance
DADC91SINAD Signal to Noise and Distortion65.2dBVREF=VDDANA=VDDIO=3.0v @ 12bit max sampling rate, Fin = 14 kHz / Full range Input signal (2)
DADC93SNR Signal to Noise ratio64.6
DADC95SFDR Spurious Free Dynamic Range76.6
DADC97THD Total Harmonic Distortion-78.6
DADC99NrmsNoise RMS2.4mVExternal VREF = 2.0V, VDDANA = VDDIO = 3.0, Constant Input Voltage
2.5VREF = VDDANA = VDDIO = 3.0, Constant Input Voltage
Note:
  1. These values are based on characterization. These values are not covered by test limits in production.
  2. All values expressed in decibel refer to the full scale input and are tested with an input signal 0.35dB below full scale; THD measured on the first seven harmonics of the input signal.
  3. With REFCTRL.REFCOMP=1 and SAMPCTRL.OFFCOMP=1.
Table 55-11. Single Ended Mode ADC Electrical Specifications (1)
AC CHARACTERISTICSStandard Operating Conditions: VDDIO=VDDANA 1.71V to 3.63V (unless otherwise stated)

Operating temperature -40°C ≤ TA ≤ +85°C

Param. No.SymbolCharacteristicsMin.TypicalMax.UnitsConditions
SINGLE ENDED MODE ADC Accuracy
SADC41ResResolution812bitsSelectable 8, 10, 12 bit Resolution Ranges
SADC43EN0B Effective Number of bits8.91msps, R2R disabled, VREF = VDDANA = VDDIO = 3.0
SADC458.851msps, R2R disabled, External VREF = 2.0V, VDDANA = VDDIO = 3.0
SADC47INL Integral Nonlinearity-3.2+3.2LSb1msps, R2R disabled, VREF = VDDANA = VDDIO = 3.0
SADC49-3.0+3.01msps, R2R disabled, External VREF = 2.0V, VDDANA = VDDIO = 3.0
SADC51DNL Differential Nonlinearity-1.0+1.01msps, R2R disabled,VREF = VDDANA = VDDIO = 3.0
SADC53-1.0+1.21msps, R2R disabled, External VREF = 2.0V, VDDANA = VDDIO = 3.0
SADC55GERRGain Error with REFCTRL.REFCOMP=1- 0.3+0.3%FSR1msps, VREF = VDDANA = VDDIO = 3.0
SADC57- 0.16+0.31msps, External VREF = 2.0V, VDDANA = VDDIO = 3.0
SADC59- 11+71msps, VREF=1V Internal band gap, VDDANA = VDDIO = 3.0
SADC61- 0.5+0.71msps, VREF = VDDANA/2, VDDANA = VDDIO = 3.0
SADC71E0FFOffset Error with SAMPCTRL.OFFCOMP=1- 19+9.3mV1msps, Internal VREF = VDDANA = VDDIO = 3.0
SADC73- 20.7+171msps, External VREF = 2.0V, VDDANA = VDDIO = 3.0
SADC75- 24+261msps, VREF=1V Internal band gap, VDDANA = VDDIO = 3.0
SADC77- 27+241msps, VREF = VDDANA/2, VDDANA = VDDIO = 3.0
SADC87TUE(3)Total Unadjusted Error-18.3+18.3LSb1msps, R2R disabled, Internal VREF = VDDANA = VDDIO = 3.0
SADC89-19.1+19.11msps, R2R disabled, External VREF = 2.0V, VDDANA = VDDIO = 3.0
SINGLE ENDED MODE ADC Dynamic Performance
SADC91SINAD Signal to Noise and Distortion55.7dBVREF=VDDANA=VDDIO=3.0v @ 12bit max sampling rate, Fin = 14 kHz / Full range Input signal (2)
SADC93SNR Signal to Noise ratio54.7
SADC95SFDR Spurious Free Dynamic Range67.9
SADC97THD Total Harmonic Distortion-65.8
SADC99NrmsNoise RMS2.1mVExternal VREF = 2.0V, VDDANA = VDDIO = 3.0, Constant Input Voltage
1.7VREF = VDDANA = VDDIO = 3.0, Constant Input Voltage
Note:
  1. These values are based on characterization. These values are not covered by test limits in production.
  2. All values expressed in decibel refer to the full scale input and are tested with an input signal 0.35dB below full scale; THD measured on the first seven harmonics of the input signal.
  3. With REFCTRL.REFCOMP=1 and SAMPCTRL.OFFCOMP=1.
Table 55-12. Power Consumption
SymbolParametersConditionsTATyp.MaxUnits
IDD VDDANADifferential modefs = 1 Msps / Reference buffer disabled / BIASREFBUF = '111', BIASREFCOMP = '111' VDDANA = VREF = 3.0VMax 105°C Typ 25°C279326 µA
fs = 1 Msps / Reference buffer enabled / BIASREFBUF = '111', BIASREFCOMP = '111' VDDANA = VREF = 3.0V482686
fs = 10 ksps / Reference buffer disabled / BIASREFBUF = '111', BIASREFCOMP = '111' VDDANA = VREF = 3.0V2885
fs = 10 ksps / Reference buffer enabled / BIASREFBUF = '111', BIASREFCOMP = '111' VDDANA = VREF = 3.0V241435
Single Ended modefs = 1 Msps / Reference buffer disabled / BIASREFBUF = '111', BIASREFCOMP = '111' VDDANA = VREF = 3.0VMax 105°C Typ 25°C307361 µA
fs = 1 Msps / Reference buffer enabled / BIASREFBUF = '111', BIASREFCOMP = '111' VDDANA = VREF = 3.0V499 730
fs = 10 ksps / Reference buffer disabled / BIASREFBUF = '111', BIASREFCOMP = '111' VDDANA = VREF = 3.0V38 126
fs = 10 ksps / Reference buffer enabled / BIASREFBUF = '111', BIASREFCOMP = '111' VDDANA = VREF = 3.0V245448