The Timer/Counter is a synchronous design
and the timer clock (clkTn) is
therefore shown as a clock enable signal in the following figures. The figures include
information on when interrupt flags are set, and when the OCRnx is updated with the OCRnx buffer value (only for
modes utilizing double buffering). The first figure shows a timing diagram for the setting
of OCFnx.
Note: The “n” in the register and bit names
indicates the device number (n = 1, 3, 4 for Timer/Counter
1, 3, 4), and the “x” indicates output compare unit
(A/B).
The next figure shows the same timing data,
but with the prescaler enabled.
The next figure shows the count sequence
close to TOP in various modes. When using phase and frequency correct PWM mode the OCRnx is updated at BOTTOM. The timing diagrams will be the same,
but TOP should be replaced by BOTTOM, TOP-1 by BOTTOM+1 and so on. The same renaming
applies for modes that set the TOVn Flag at BOTTOM.
The next figure shows the same timing data,
but with the prescaler enabled.
The online versions of the documents are provided as a courtesy. Verify all content and data in the device’s PDF documentation found on the device product page.