26.7.9 Voltage References System (VREF) Control
Symbol | Description | Symbol | Description | Symbol | Description |
---|---|---|---|---|---|
R | Readable bit | HC | Cleared by Hardware | (Grey cell) | Unimplemented |
W | Writable bit | HS | Set by Hardware | X | Bit is unknown at Reset |
K | Write to clear | S | Software settable bit | — | — |
Name: | VREFCTRL |
Offset: | 0x0020 |
Reset: | 0x00000003 |
Property: | PAC Write-Protection |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
Access | |||||||||
Reset |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
Access | |||||||||
Reset |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
Access | |||||||||
Reset |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
TSEN | LPHIB | LPSTDBY | |||||||
Access | R/W | R/W | R/W | ||||||
Reset | 0 | 1 | 1 |
Bit 4 – TSEN Temperature Sensor Output Enable
Value | Description |
---|---|
0 | Temperature sensor output to ADC disabled |
1 | Temperature sensor output to ADC Enabled |
Bit 1 – LPHIB Bandgap and Regulators Low Power Hibernate Enable
Note: LPHIB must always be forced to 0.
Value | Description |
---|---|
0x0 | In hibernate mode, bandgap is
set to nominal power mode. As a consequence, enabled regulator(s) are set to nominal power mode. (FullPower) |
0x1 | In hibernate mode, bandgap is
set to low power mode. As a consequence, enabled regulator(s) are set to low power mode. (LowPower) |
Bit 0 – LPSTDBY Bandgap and Regulators Low Power Standby Enable
Note: LPSTDBY must always be forced to 0.
Value | Description |
---|---|
0x0 | In standby mode, bandgap and enabled regulators are set to nominal power mode. (Full Power) |
0x1 | In standby mode, bandgap and enabled regulators are set to low power mode. (Low Power) |