15.5.2 L2CC Type Register

Name: L2CC_TYPR
Offset: 0x004
Reset: 0x00100100
Property: Read-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
  DL2WSIZE[2:0] DL2ASS   
Access RRRR 
Reset 0010 
Bit 15141312111098 
      IL2WSIZE[2:0] 
Access RRR 
Reset 001 
Bit 76543210 
  IL2ASS       
Access R 
Reset 0 

Bits 22:20 – DL2WSIZE[2:0] Data L2 Cache Way Size

The value is read from the field WAYSIZE in Auxiliary Control Register, should be 0x1.

Bit 18 – DL2ASS Data L2 Cache Associativity

The value is read from the field ASS in Auxiliary Control Register, should be 0.

Bits 10:8 – IL2WSIZE[2:0] Instruction L2 Cache Way Size

The value is read from the field WAYSIZE in Auxiliary Control Register, should be 0x1.

Bit 6 – IL2ASS Instruction L2 Cache Associativity

The value is read from the field ASS in Auxiliary Control Register, should be 0.