31.3.18.9 CRC Pause Register
| Symbol | Description | Symbol | Description | Symbol | Description |
|---|---|---|---|---|---|
| R | Readable bit | HC | Cleared by Hardware | (Grey cell) | Unimplemented |
| W | Writable bit | HS | Set by Hardware | X | Bit is unknown at Reset |
| K | Write to clear | S | Software settable bit | — | — |
| Name: | CRCPAUSE |
| Offset: | 0x0024 |
| Reset: | 0x00000000 |
| Property: | PAC Write Protection |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| PAUSE | |||||||||
| Access | R/W | ||||||||
| Reset | 0 |
Bit 0 – PAUSE CRC Pause
Note: The CRC calculation continues until it needs more data, and then it
pauses.
Prevent the CRC FSM from reading Flash memory so as to not interfere with CPU activity:
| Value | Description |
|---|---|
| 0 | CRC Reads Flash as Required |
| 1 | Pause CRC Reads of Flash |
