13.6.8 Fault Injection Address Register

Note: When protected by PAC or when MCRAMC_FLTCTRL.FLTEN = 1, any write attempt to this register will fail and return a bus error.
Table 13-8. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: FLTADR
Offset: 0x1C
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
 FLTADR[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 FLTADR[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 FLTADR[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 23:0 – FLTADR[23:0] Fault Address Offset

MCRAMC address offset of the RAM data word where the fault injection will occur when written at. Valid values range from 0 to 0x1FFFF8.

The MCRAMC system bus base address should be added to this offset to know the corresponding system bus address to be corrupted.