13.6.10 Error Capture Parity Register

Table 13-10. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: ERRCPAR
Offset: 0x24
Reset: 0x00000000
Property: Read Only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
 ERCPAR[7:0] 
Access RRRRRRRR 
Reset 00000000 

Bits 7:0 – ERCPAR[7:0] ECC SECDED Error Capture Parity

ECC decoder output Parity bits read at the ERCADR address offset from the MCRAMC system bus base address.