45.7.29 ETH Wake on LAN Register

Table 45-43. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: WOL
Offset: 0x10B8
Reset: 0x00000000
Property: -

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
     MTISA1ARPMAG 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 IP[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 IP[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bit 19 – MTI Multicast Hash Event Enable

ValueDescription
0Wake on LAN multicast hash Event disabled
1Wake on LAN multicast hash Event enabled

Bit 18 – SA1 Specific Address Register 1 Event Enable

ValueDescription
0Wake on Specific Address Register 1 Event disabled
1Wake on Specific Address Register 1 Event enabled

Bit 17 – ARP ARP Request Event Enable

ValueDescription
0Wake on LAN ARP request Event disabled
1Wake on LAN ARP request Event enabled

Bit 16 – MAG Magic Packet Event Enable

Note: Wake-up timing requires the PMU to operate in the MLDO mode if magic packet is enabled.
ValueDescription
0Wake on LAN magic packet Event disabled
1Wake on LAN magic packet Event enabled

Bits 15:0 – IP[15:0] ARP Request IP Address

Wake on LAN ARP request IP address. Written to define the 16 least significant bits of the target IP address that is matched to generate a Wake on LAN event.

ValueDescription
0x0000No Event generated, even if matched by the received frame.
0x0001-0xFFFFWake on LAN Event generated for matching LSB of the target IP address.