34.8.31 XDMAC Channel n Destination Microblock Stride Register

Name: XDMAC_CDUSn
Offset: 0x84 + n*0x40 [n=0..23]
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
 DUBS[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 DUBS[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 DUBS[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 23:0 – DUBS[23:0] Channel n Destination Microblock Stride

Two’s complement microblock stride for channel n.