2.3.11.2 Timing Characteristics

The following table lists the timing characteristics of 3.3V PCI.

Table 2-39. 3.3V PCI I/O Module Worst-Case Commercial Conditions VCCA = 1.425V, VCCI = 3.0V, TJ = 70 °C
ParameterDescription–2 Speed–1 SpeedStd SpeedUnits
Min.Max.Min.Max.Min.Max.
3.3V PCI Output Module Timing
tDPInput buffer1.571.792.10ns
tPYOutput buffer1.912.182.56ns
tENZLEnable to pad delay through the output buffer—Z to low1.611.621.63ns
tENZHEnable to pad delay through the output buffer—Z to high1.451.471.47ns
tENLZEnable to pad delay through the output buffer—low to Z2.552.903.41ns
tENHZEnable to pad delay through the output buffer—high to Z3.524.014.72ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31
tPRESETAsynchronous Preset-to-Q0.230.270.31ns

The following table lists the timing characteristics of 3.3V PCI-X.

Table 2-40. 3.3V PCI-X I/O Module Worst-Case Commercial Conditions VCCA = 1.425V, VCCI = 3.0V, TJ = 70 °C
–2 Speed–1 SpeedStd SpeedUnits
ParameterDescriptionMin.Max.Min.Max.Min.Max.
3.3V PCI-X Output Module Timing
tDPInput buffer1.571.792.10ns
tPYOutput buffer2.102.402.82ns
tENZLEnable to pad delay through the output buffer—Z to low1.611.621.63ns
tENZHEnable to pad delay through the output buffer—Z to high1.591.601.61ns
tENLZEnable to pad delay through the output buffer—low to Z2.653.023.55ns
tENHZEnable to pad delay through the output buffer—high to Z3.113.554.17ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns