2.3.11.2 Timing Characteristics
The following table lists the timing characteristics of 3.3V PCI.
Parameter | Description | –2 Speed | –1 Speed | Std Speed | Units | |||
---|---|---|---|---|---|---|---|---|
Min. | Max. | Min. | Max. | Min. | Max. | |||
3.3V PCI Output Module Timing | ||||||||
tDP | Input buffer | — | 1.57 | — | 1.79 | — | 2.10 | ns |
tPY | Output buffer | — | 1.91 | — | 2.18 | — | 2.56 | ns |
tENZL | Enable to pad delay through the output buffer—Z to low | — | 1.61 | — | 1.62 | — | 1.63 | ns |
tENZH | Enable to pad delay through the output buffer—Z to high | — | 1.45 | — | 1.47 | — | 1.47 | ns |
tENLZ | Enable to pad delay through the output buffer—low to Z | — | 2.55 | — | 2.90 | — | 3.41 | ns |
tENHZ | Enable to pad delay through the output buffer—high to Z | — | 3.52 | — | 4.01 | — | 4.72 | ns |
tIOCLKQ | Sequential Clock-to-Q for the I/O input register | — | 0.67 | — | 0.77 | — | 0.90 | ns |
tIOCLKY | Clock-to-output Y for the I/O output register and the I/O enable register | — | 0.67 | — | 0.77 | — | 0.90 | ns |
tSUD | Data input set-up | — | 0.23 | — | 0.27 | — | 0.31 | ns |
tSUE | Enable input set-up | — | 0.26 | — | 0.30 | — | 0.35 | ns |
tHD | Data input hold | — | 0.00 | — | 0.00 | — | 0.00 | ns |
tHE | Enable input hold | — | 0.00 | — | 0.00 | — | 0.00 | ns |
tCPWHL | Clock pulse width high to low | 0.39 | — | 0.39 | 0.39 | — | ns | |
tCPWLH | Clock pulse width low to high | 0.39 | — | 0.39 | 0.39 | — | ns | |
tWASYN | Asynchronous pulse width | 0.37 | — | 0.37 | 0.37 | — | ns | |
tREASYN | Asynchronous recovery time | — | 0.13 | — | 0.15 | — | 0.17 | ns |
tHASYN | Asynchronous removal time | — | 0.00 | — | 0.00 | — | 0.00 | ns |
tCLR | Asynchronous Clear-to-Q | — | 0.23 | — | 0.27 | — | 0.31 | — |
tPRESET | Asynchronous Preset-to-Q | — | 0.23 | — | 0.27 | — | 0.31 | ns |
The following table lists the timing characteristics of 3.3V PCI-X.
— | –2 Speed | –1 Speed | Std Speed | Units | ||||
---|---|---|---|---|---|---|---|---|
Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | |
3.3V PCI-X Output Module Timing | ||||||||
tDP | Input buffer | — | 1.57 | — | 1.79 | — | 2.10 | ns |
tPY | Output buffer | — | 2.10 | — | 2.40 | — | 2.82 | ns |
tENZL | Enable to pad delay through the output buffer—Z to low | — | 1.61 | — | 1.62 | — | 1.63 | ns |
tENZH | Enable to pad delay through the output buffer—Z to high | — | 1.59 | — | 1.60 | — | 1.61 | ns |
tENLZ | Enable to pad delay through the output buffer—low to Z | — | 2.65 | — | 3.02 | — | 3.55 | ns |
tENHZ | Enable to pad delay through the output buffer—high to Z | — | 3.11 | — | 3.55 | — | 4.17 | ns |
tIOCLKQ | Sequential Clock-to-Q for the I/O input register | — | 0.67 | — | 0.77 | — | 0.90 | ns |
tIOCLKY | Clock-to-output Y for the I/O output register and the I/O enable register | — | 0.67 | — | 0.77 | — | 0.90 | ns |
tSUD | Data input set-up | — | 0.23 | — | 0.27 | — | 0.31 | ns |
tSUE | Enable input set-up | — | 0.26 | — | 0.30 | — | 0.35 | ns |
tHD | Data input hold | — | 0.00 | — | 0.00 | — | 0.00 | ns |
tHE | Enable input hold | — | 0.00 | — | 0.00 | — | 0.00 | ns |
tCPWHL | Clock pulse width high to low | 0.39 | — | 0.39 | — | 0.39 | — | ns |
tCPWLH | Clock pulse width low to high | 0.39 | — | 0.39 | — | 0.39 | — | ns |
tWASYN | Asynchronous pulse width | 0.37 | — | 0.37 | — | 0.37 | — | ns |
tREASYN | Asynchronous recovery time | — | 0.13 | — | 0.15 | — | 0.17 | ns |
tHASYN | Asynchronous removal time | — | 0.00 | — | 0.00 | — | 0.00 | ns |
tCLR | Asynchronous Clear-to-Q | — | 0.23 | — | 0.27 | — | 0.31 | ns |
tPRESET | Asynchronous Preset-to-Q | — | 0.23 | — | 0.27 | — | 0.31 | ns |