2.3.9.2 Timing Characteristics

The following table lists the timing characteristics of 1.8V LVCMOS.

Table 2-33. 1.8V LVCMOS I/O Module Worst-Case Commercial Conditions VCCA = 1.425V, VCCI = 1.7V, TJ = 70 °C
ParameterDescription–2 Speed–1 SpeedStd SpeedUnits
Min.Max.Min.Max.Min.Max.
LVCMOS18 Output Module Timing
tDPInput buffer3.263.714.37ns
tPYOutput buffer4.555.186.09ns
tENZLEnable to pad delay through the output buffer—Z to low2.822.832.84ns
tENZHEnable to pad delay through the output buffer—Z to high3.433.453.46ns
tENLZEnable to pad delay through the output buffer—low to Z6.016.858.05ns
tENHZEnable to pad delay through the output buffer—high to Z6.737.679.01ns
tIOCLKQSequential Clock-to-Q for the I/O input register0.670.770.90ns
tIOCLKYClock-to-output Y for the I/O output register and the I/O enable register0.670.770.90ns
tSUDData input set-up0.230.270.31ns
tSUEEnable input set-up0.260.300.35ns
tHDData input hold0.000.000.00ns
tHEEnable input hold0.000.000.00ns
tCPWHLClock pulse width high to low0.390.390.39ns
tCPWLHClock pulse width low to high0.390.390.39ns
tWASYNAsynchronous pulse width0.370.370.37ns
tREASYNAsynchronous recovery time0.130.150.17ns
tHASYNAsynchronous removal time0.000.000.00ns
tCLRAsynchronous Clear-to-Q0.230.270.31ns
tPRESETAsynchronous Preset-to-Q0.230.270.31ns