47.8.5 Interrupt Enable Set

This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR).
Name: INTENSET
Offset: 0x05
Reset: 0x00
Property: PAC Write-Protection

Bit 76543210 
 OVERRUN1OVERRUN0RESRDY1RESRDY0EMPTY1EMPTY0UNDERRUN1UNDERRUN0 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bit 7 – OVERRUN1 Overrun Interrupt Enable for Filter Channel 1

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Overrun Interrupt Enable for Filter Channel 1 bit, which enables the Filter 1 Overrun interrupt.

ValueDescription
0 Filter 1 Result Ready interrupt is disabled.
1 Filter 1 Result Ready interrupt is enabled.

Bit 6 – OVERRUN0 Overrun Interrupt Enable for Filter Channel 0

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Overrun Interrupt Enable for Filter Channel 0 bit, which enables the Filter 0 Overrun interrupt.

ValueDescription
0 Filter 0 Result Ready interrupt is disabled.
1 Filter 0 Result Ready interrupt is enabled.

Bit 5 – RESRDY1 Filter Channel 1 Result Ready Interrupt Enable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Filter Channel 1 Result Ready Interrupt Enable bit, which enables the Filter Channel 1 Result Ready interrupt.

ValueDescription
0 Filter 1 Result Ready interrupt is disabled.
1 Filter 1 Result Ready interrupt is enabled.

Bit 4 – RESRDY0 Filter Channel 0 Result Ready Interrupt Enable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Filter Channel 0 Result Ready Interrupt Enable bit, which enables the Filter Channel 0 Result Ready interrupt.

ValueDescription
0 Filter 0 Result Ready interrupt is disabled.
1 Filter 0 Result Ready interrupt is enabled.

Bit 3 – EMPTY1 Data Buffer 1 Empty Interrupt Enable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Data Buffer 1 Empty Interrupt Enable bit, which enables the Data Buffer 1 Empty interrupt.

ValueDescription
0 The Data Buffer 1 Empty interrupt is disabled.
1 The Data Buffer 1 Empty interrupt is enabled.

Bit 2 – EMPTY0 Data Buffer 0 Empty Interrupt Enable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Data Buffer 0 Empty Interrupt Enable bit, which enables the Data Buffer 0 Empty interrupt.

ValueDescription
0 The Data Buffer 0 Empty interrupt is disabled.
1 The Data Buffer 0 Empty interrupt is enabled.

Bit 1 – UNDERRUN1 Underrun Interrupt Enable for DAC1

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Data Buffer 1 Underrun Interrupt Enable bit, which enables the Data Buffer 1 Underrun interrupt.

ValueDescription
0 The Data Buffer 1 Underrun interrupt is disabled.
1 The Data Buffer 1 Underrun interrupt is enabled.

Bit 0 – UNDERRUN0 Underrun Interrupt Enable for DAC0

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Data Buffer 0 Underrun Interrupt Enable bit, which enables the Data Buffer 0 Underrun interrupt.

ValueDescription
0 The Data Buffer 0 Underrun interrupt is disabled.
1 The Data Buffer 0 Underrun interrupt is enabled.