29.16.28 PMC Generic Clock Status Register 1
The following configuration values are valid for all listed bit names of this
register:
0: The corresponding generic clock is disabled.
1: The corresponding generic clock is enabled.
| Name: | PMC_GCSR1 |
| Offset: | 0x00C4 |
| Reset: | 0x00000000 |
| Property: | Read-only |
“PIDx” refers to
identifiers as defined in the table “Peripheral Identifiers".
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| | | | | | | | | | |
| Access | | | | | | | | | |
| Reset | | | | | | | | | |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| | | | | | | | | | |
| Access | | | | | | | | | |
| Reset | | | | | | | | | |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| | GPID47 | | GPID45 | | | GPID42 | | | |
| Access | R | | R | | | R | | | |
| Reset | 0 | | 0 | | | 0 | | | |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| | | | GPID37 | | | GPID34 | GPID33 | GPID32 | |
| Access | | | R | | | R | R | R | |
| Reset | | | 0 | | | 0 | 0 | 0 | |
Bit 15 – GPIDx Generic Clock x
Status
Bit 13 – GPIDx Generic Clock x
Status
Bit 10 – GPIDx Generic Clock x Status
Bit 5 – GPIDx Generic Clock x
Status
Bits 0, 1, 2 – GPIDx Generic Clock x
Status