15.6.14 Peripheral Non-Secure Status - Bridge C

Important: This register is only available for PIC32CM LS00/LS60 and has no effect for PIC32CM LE00.

This register is loaded from UROW at boot.

Reading NONSECC register returns peripheral Security Attribution status:

ValueDescription
0Peripheral is secured.
1Peripheral is non-secured.
Name: NONSECC
Offset: 0x5C
Reset: x initially determined from NVM User Row after reset
Property: Write-Secure

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
   TRAMOPAMPI2SCCLTRNGPTC 
Access R/R/RR/R/RR/R/RR/R/RR/R/RR/R/R 
Reset xxxxxx 
Bit 15141312111098 
 DACADCTCC3TCC2TCC1TCC0TC2TC1 
Access R/R/RR/R/RR/R/RR/R/RR/R/RR/R/RR/R/RR/R/R 
Reset xxxxxxxx 
Bit 76543210 
 TC0SERCOM5SERCOM4SERCOM3SERCOM2SERCOM1SERCOM0EVSYS 
Access R/R/RR/R/RR/R/RR/R/RR/R/RR/R/RR/R/RR/R/R 
Reset xxxxxxxx 

Bit 21 – TRAM Peripheral TRAM Non-Secure

Bit 20 – OPAMP Peripheral OPAMP Non-Secure

Bit 19 – I2S Peripheral I2S Non-Secure

Bit 18 – CCL Peripheral CCL Non-Secure

Bit 17 – TRNG Peripheral TRNG Non-Secure

Bit 16 – PTC Peripheral PTC Non-Secure

Bit 15 – DAC Peripheral DAC Non-Secure

Bit 14 – ADC Peripheral ADC Non-Secure

Bits 10, 11, 12, 13 – TCC Peripheral TCCn Non-Secure [n = 3..0]

Bits 7, 8, 9 – TC Peripheral TCn Non-Secure [n = 2..0]

Bits 1, 2, 3, 4, 5, 6 – SERCOM Peripheral SERCOMn Non-Secure [n = 5..0]

Bit 0 – EVSYS Peripheral EVSYS Non-Secure