7.6.6 MII/SC-MII Timing
This section specifies the MII/SC-MII transmit and receive timing. Note that timing was designed for system load between 5 pF and 20 pF.
Description | Symbol | Min | Typ | Max | Units |
Additional |
---|---|---|---|---|---|---|
TXCLK/SMCLK period | tclkp | 400 | ns | Note 1 | ||
TXCLK/SMCLK high time | tclkh | tclkp * 0.4 | tclkp * 0.6 | ns | Note 1 | |
TXCLK/SMCLK low time | tclkl | tclkp * 0.4 | tclkp * 0.6 | ns | Note 1 | |
TXD[3:0], TXEN setup time to falling edge of TXCLK/SMCLK | tsu | 26.0 | ns | |||
TXD[3:0], TXEN hold time after falling edge of TXCLK/SMCLK | thold | 0 | ns | |||
Note:
|
Description | Symbol | Min | Typ | Max | Units |
Additional |
---|---|---|---|---|---|---|
RXCLK/SMCLK period | tclkp | 400 | ns | Note 1 | ||
RXCLK/SMCLK high time | tclkh | tclkp * 0.4 | tclkp * 0.6 | ns | Note 1 | |
RXCLK/SMCLK low time | tclkl | tclkp * 0.4 | tclkp * 0.6 | ns | Note 1 | |
RXD[3:0], RXDV, RXER output valid from falling edge of RXCLK/SMCLK | tval | 28.0 | ns | |||
RXD[3:0], RXDV, RXER output invalid from falling edge of RXCLK/SMCLK | tinvld | 10.0 | ns | |||
Note:
|