33.7.17 ADACC
See Table 33-4 for more details.
Name: | ADACC |
Address: | 0xF6B |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
ADACCH[7:0] | |||||||||
Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
Reset | x | x | x | x | x | x | x | x |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
ADACCL[7:0] | |||||||||
Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
Reset | x | x | x | x | x | x | x | x |
Bits 15:8 – ADACCH[7:0]
Reset States: |
|
Bits 7:0 – ADACCL[7:0]
Reset States: |
|