51.7.10 AFEC Interrupt Enable 1 Register

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.

Name: AFEC_IER
Offset: 0x24
Reset: 
Property: Write-only

Bit 3130292827262524 
  TEMPCHG   COMPEGOVREDRDY 
Access WWWW 
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
     EOC11EOC10EOC9EOC8 
Access WWWW 
Reset  
Bit 76543210 
 EOC7EOC6EOC5EOC4EOC3EOC2EOC1EOC0 
Access WWWWWWWW 
Reset  

Bit 30 – TEMPCHG Temperature Change Interrupt Enable

Bit 26 – COMPE Comparison Event Interrupt Enable

Bit 25 – GOVRE General Overrun Error Interrupt Enable

Bit 24 – DRDY Data Ready Interrupt Enable

Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 – EOCx End of Conversion Interrupt Enable x