4.17.16.26 PMC Peripheral Clock Status Register 1

The following configuration values are valid for all listed bit names of this register:

0: The corresponding peripheral clock is disabled.

1: The corresponding peripheral clock is enabled.

Name: PMC_CSR1
Offset: 0x00A4
Reset: 0x00000000
Property: Read-only

“PIDx” refers to identifiers as defined in the table “Peripheral Identifiers”.

Bit 3130292827262524 
     PID59    
Access R 
Reset 0 
Bit 2322212019181716 
  PID54PID53PID52PID51 PID49PID48 
Access RRRRRR 
Reset 000000 
Bit 15141312111098 
 PID47 PID45PID44PID43PID42PID41PID40 
Access RRRRRRR 
Reset 0000000 
Bit 76543210 
 PID39PID38PID37PID36PID35PID34PID33PID32 
Access RRRRRRRR 
Reset 00000000 

Bit 27 – PIDx Peripheral Clock x Status

Bits 19, 20, 21, 22 – PIDx Peripheral Clock x Status

Bits 15, 16, 17 – PIDx Peripheral Clock x Status

Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13 – PIDx Peripheral Clock x Status