3.3.11 UDDRC Hardware Low Power Control Register

Name: UDDRC_HWLPCTL
Offset: 0x038
Reset: 0x00000003
Property: Read/Write

Bit 3130292827262524 
     HW_LP_IDLE_X32[11:8] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 2322212019181716 
 HW_LP_IDLE_X32[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
       HW_LP_EXIT_IDLE_ENHW_LP_EN 
Access R/WR/W 
Reset 11 

Bits 27:16 – HW_LP_IDLE_X32[11:0] Hardware Idle Period

The cactive_ddrc output is driven low if the DDRC command channel is idle for hw_lp_idle * 32 cycles if not in Init or DPD/MPSM operating_mode. The DDRC command channel is considered idle when there are no HIF commands outstanding. The hardware idle function is disabled when hw_lp_idle_x32=0. hw_lp_idle_x32=1 is an illegal value.

For performance only.

Unit: Multiples of 32 DFI clock cycles.

Programming mode: Static

Bit 1 – HW_LP_EXIT_IDLE_EN

When this bit is programmed to 1 the cactive_in_ddrc pin of the DDRC can be used to exit from the Automatic Clock Stop, Automatic Power-down or Automatic Self-refresh modes. Note, it will not cause exit of Self-refresh that was caused by hardware low-power Interface and/or software (PWRCTL.selfref_sw).

Programming mode: Static

Bit 0 – HW_LP_EN Enable for Hardware Low Power Interface

Programming mode: Quasi-dynamic Group 2