3.3.11 UDDRC Hardware Low Power Control Register
Name: | UDDRC_HWLPCTL |
Offset: | 0x038 |
Reset: | 0x00000003 |
Property: | Read/Write |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
HW_LP_IDLE_X32[11:8] | |||||||||
Access | R/W | R/W | R/W | R/W | |||||
Reset | 0 | 0 | 0 | 0 |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
HW_LP_IDLE_X32[7:0] | |||||||||
Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
Access | |||||||||
Reset |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
HW_LP_EXIT_IDLE_EN | HW_LP_EN | ||||||||
Access | R/W | R/W | |||||||
Reset | 1 | 1 |
Bits 27:16 – HW_LP_IDLE_X32[11:0] Hardware Idle Period
For performance only.
Unit: Multiples of 32 DFI clock cycles.
Programming mode: Static
Bit 1 – HW_LP_EXIT_IDLE_EN
Programming mode: Static
Bit 0 – HW_LP_EN Enable for Hardware Low Power Interface
Programming mode: Quasi-dynamic Group 2