36.5.28 SQI TAP CONTROL REGISTER

Table 36-28. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: TAPCON
Offset: 0x15C
Reset: 0x0000
Property: -

Bit 3130292827262524 
   DDRCLKINDLY[5:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 
Bit 2322212019181716 
 SDRDATINDLY[3:0]DDRDATINDLY[3:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
   SDRCLKINDLY[5:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 
Bit 76543210 
 DATAOUTDLY[3:0]CLKOUTDLY[3:0] 
Access R/WR/WR/WR/WRWRWRWRW 
Reset 00000000 

Bits 29:24 – DDRCLKINDLY[5:0] SQI Clock Input Delay in DDR Mode bits <5:0>

These bits are used to add fractional delays to SQI Clock Input while sampling the incoming data in DDR mode.

ValueDescription
11111164 taps added on clock input
11111063 taps added on clock input
0000012 taps added on clock input
0000001 tap added on clock input

Bits 23:20 – SDRDATINDLY[3:0] SQI Data Input Delay in SDR Mode bits <3:0>

These bits are used to add fractional delays to SQI Data Output while writing the data to the Flash in SDR mode.

ValueDescription
111116 taps added on data input
111015 taps added on data input
00012 taps added on data input
00001 tap added on data input

Bits 19:16 – DDRDATINDLY[3:0] SQI Data Output Delay in DDR Mode bits <3:0>

These bits are used to add fractional delays to SQI Data Output while writing the data to the Flash in DDR mode.

ValueDescription
111116 taps added on data input
111015 taps added on data input
00012 taps added on data input
00001 tap added on data input

Bits 13:8 – SDRCLKINDLY[5:0] SQI Clock Input Delay in SDR Mode bits <5:0>

These bits are used to add fractional delays to SQI Clock Input while sampling the incoming data in DDR mode.

ValueDescription
11111164 taps added on clock input
11111063 taps added on clock input
0000012 taps added on clock input
0000001 tap added on clock input

Bits 7:4 – DATAOUTDLY[3:0] SQI Data Output Delay bits <3:0>

These bits are used to add fractional delays to SQI Data Output while writing the data to the Flash in all modes of operation.

ValueDescription
111116 taps added on data output
111015 taps added on data output
00012 taps added on data output
00001 tap added on data output

Bits 3:0 – CLKOUTDLY[3:0] SQI Clock Output Delay bits <3:0>

These bits are used to add fractional delays to SQI Clock Output while writing the data to the Flash in all modes of operation.

ValueDescription
111116 taps added on clock output
111015 taps added on clock output
00012 taps added on clock output
00001 tap added on clock output