31.3.18.21 Flash Fault Capture Parity Register
Symbol | Description | Symbol | Description | Symbol | Description |
---|---|---|---|---|---|
R | Readable bit | HC | Cleared by Hardware | (Grey cell) | Unimplemented |
W | Writable bit | HS | Set by Hardware | X | Bit is unknown at Reset |
K | Write to clear | S | Software settable bit | — | — |
Name: | FFLTPAR |
Offset: | 0x0054 |
Reset: | 0x00000000 |
Property: | PAC Write Protection |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
DEDOUT | SECOUT[8] | ||||||||
Access | R | R | |||||||
Reset | 0 | 0 |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
SECOUT[7:0] | |||||||||
Access | R | R | R | R | R | R | R | R | |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
DEDIN | SECIN[8] | ||||||||
Access | R | R | |||||||
Reset | 0 | 0 |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
SECIN[7:0] | |||||||||
Access | R | R | R | R | R | R | R | R | |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Bit 31 – DEDOUT Calculated Overall Parity used in Double Error Detection
For Writes this value is based on write data and the calculated SEC Parity bits.
For Reads this value is based on read data and the calculated SEC Parity bits.
Note:
- See the Flash ECC Vector table for calculation vector bit order vs data bit order vs control bit order.
- “DED”, “Overall Parity”, and “Parity[0]” are used interchangeably.
Bits 24:16 – SECOUT[8:0] Calculated Single Error Parity bits
For Writes this value is based on write data.
For Reads this value is based on read data.
Note:
- See the Flash ECC Vector table for calculation vector bit order vs data bit order vs control bit order.
- The number of active bits is dependent on the data width of the Flash panel.
- The terms “SEC*[8:0]” and “Parity[9:1]” are used interchangeably.
Bit 15 – DEDIN Overall Parity from Flash
For Writes this value is always 0.
For Reads this value is the overall parity read from flash.
Note:
- See the Flash ECC Vector table for calculation vector bit order vs data bit order vs control bit order.
- “DED”, “Overall Parity”, and “Parity[0]” are used interchangeably.
Bits 8:0 – SECIN[8:0] Single Error Parity bits from Flash
For Writes this value is always0.
For Reads this value is the Single Error Parity bits read from Flash.
Note:
- See the Flash ECC Vector table for calculation vector bit order vs data bit order vs control bit order.
- The number of active bits is dependent on the data width of the Flash panel.
- The terms “SEC*[8:0]” and “Parity[9:1]” are used interchangeably.