37.15.9 PHY Control Register 20

Table 37-89. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: PHY20
Offset: 0x1520
Reset: 0x00000080
Property: PAC Write-Protection

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
 HSSLEW[1:0]       
Access R/WR/W 
Reset 10 

Bits 7:6 – HSSLEW[1:0] HS Slew Rate

Sets the HS slew rate.

Settings include the lower bits (PHY20.6:7) and the upper bits (PHY24.0).

ValueDescription
111Fastest rise/fall time
010Middle slew rate
001Slowest rise/fall time
000Reserved