42.4.8 10-Bit Analog-to-Digital Converter (ADC) Conversion Timing Specifications

Table 42-14. 
Standard Operating Conditions (unless otherwise stated)
Param No.Sym.CharacteristicMin.Typ. †Max.UnitsConditions
AD20TADADC Clock Period0.59.0μs

Using FOSC as the ADC clock source

CS = 0

AD20A2μs

Using ADCRC as the ADC clock source

CS = 1

AD21*TCNVConversion Time12 TAD+2TCYTAD

Using FOSC as the ADC clock source

CS = 0

AD21A*14 TAD+2TCYTAD

Using ADCRC as the ADC clock source

CS = 1

AD22*THCDSample-and-Hold Capacitor Disconnect Time2 TAD+1TCYTAD

Using FOSC as the ADC clock source

CS = 0

AD22A*3 TAD+2TCYTAD

Using ADCRC as the ADC clock source

CS = 1

* These parameters are characterized but not tested.

† Data in “Typ” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Figure 42-9. ADC Conversion Timing (ADC Clock FOSC-Based)
Figure 42-10. ADC Conversion Timing (ADC Clock from ADCRC)
Note:
  1. If the ADC clock source is selected as ADCRC, a time of TCY is added before the ADC clock starts. This allows the SLEEP instruction to be executed.