42.4.5 Reset, WDT, Power-up Timer, and Brown-Out Reset Specifications

Figure 42-7. Reset, Watchdog Timer, and Power-up Timer Timing
Note:
  1. Asserted low.
Figure 42-8. Brown-out Reset Timing and Characteristics
Note:
  1. Only if PWRTE bit in the Configuration Word register is programmed to ‘1’; 2 ms delay if PWRTE = 0.
Table 42-11. 
Standard Operating Conditions (unless otherwise stated)
Param No.Sym.CharacteristicMin.Typ. †Max.UnitsConditions
RST01*TMCLRMCLR Pulse Width Low to ensure Reset0.6μs
RST02*TIOZI/O high-impedance from Reset detection2.0μs
RST03TWDTWatchdog Timer Time-out Period16.0msWDTCPS = 'b00100
RST04*TPWRTPower-up Timer Period65.0msPWRTS = 'b10
RST05TOSTOscillator Start-up Timer Period(1,2)1024TOSC
RST06VBORBrown-out Reset Voltage2.65VBORV =0
RST06A1.9VBORV = 1
RST07VBORHYSBrown-out Reset Hysteresis35.0mVBORV = 0
RST08*TBORDCBrown-out Reset Response Time3μs
RST09VLPBORLow-Power Brown-out Reset Voltage1.9V
RST09A*VLPBORHYSLow-Power Brown-out Hysteresis25.0mV

* These parameters are characterized but not tested.

† Data in “Typ” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note:
  1. By design, the Oscillator Start-up Timer (OST) counts the first 1024 cycles, independent of frequency.
  2. To ensure these voltage tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1 μF and 0.01 μF values in parallel are recommended.