5.3.2 BMX Instruction RAM Low Address RegisterName: BMXIRAMLOffset: 0x774Bit 3130292827262524 BMXIRAML[31:24] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 2322212019181716 BMXIRAML[23:16] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 15141312111098 BMXIRAML[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 BMXIRAML[7:2] Access R/WR/WR/WR/WR/WR/W Reset 000000 Bits 31:2 – BMXIRAML[31:2] Lower Boundary Address for Instruction RAM bits Defines the lower boundary address (inclusive) for instruction RAM.
Bit 3130292827262524 BMXIRAML[31:24] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 2322212019181716 BMXIRAML[23:16] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 15141312111098 BMXIRAML[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 BMXIRAML[7:2] Access R/WR/WR/WR/WR/WR/W Reset 000000
Bits 31:2 – BMXIRAML[31:2] Lower Boundary Address for Instruction RAM bits Defines the lower boundary address (inclusive) for instruction RAM.