43.7.8 ADC Channel Configuration Registers 3

Table 43-13. Register Bit Attribute Legend
Symbol Description Symbol Description Symbol Description
R Readable bit HC Cleared by Hardware (Grey cell) Unimplemented
W Writable bit HS Set by Hardware X Bit is unknown at Reset
K Write to clear S Software settable bit
Name: CONFIG[0].CHNCFG3
Offset: 0x2C
Reset: 0x00000000
Property: PAC Write-Protected, Enable-Protected

Bit 3130292827262524 
  SIGN14SIGN13SIGN12SIGN11SIGN10SIGN9SIGN8 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 
Bit 2322212019181716 
 SIGN7SIGN6SIGN5SIGN4SIGN3SIGN2SIGN1SIGN0 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
  DIFF14DIFF13DIFF12DIFF11DIFF10DIFF9DIFF8 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 
Bit 76543210 
 DIFF7DIFF6DIFF5DIFF4DIFF3DIFF2DIFF1DIFF0 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30 – SIGNk Signed Data Output Format Enable for channel k

Bit 30: SIGN14 Signed Data Output Format Enable for ADC Module 0, analog input AIN14

Bit 29: SIGN13 Signed Data Output Format Enable for ADC Module 0, analog input AIN13

Bit 28: SIGN12 Signed Data Output Format Enable for ADC Module 0, analog input AIN12

Bit 27: SIGN11 Signed Data Output Format Enable for ADC Module 0, analog input AIN11 (1)

Bit 26: SIGN10 Signed Data Output Format Enable for ADC Module 0, analog input AIN10 (1)

Bit 25: SIGN9 Signed Data Output Format Enable for ADC Module 0, analog input AIN9

Bit 24: SIGN8 Signed Data Output Format Enable for ADC Module 0, analog input AIN8

Bit 23: SIGN7 Signed Data Output Format Enable for ADC Module 0, analog input AIN7

Bit 22: SIGN6 Signed Data Output Format Enable for ADC Module 0, analog input AIN6

Bit 21: SIGN5 Signed Data Output Format Enable for ADC Module 0, analog input AIN5

Bit 20: SIGN4 Signed Data Output Format Enable for ADC Module 0, analog input AIN4

Bit 19: SIGN3 Signed Data Output Format Enable for ADC Module 0, analog input AIN3

Bit 18: SIGN2 Signed Data Output Format Enable for ADC Module 0, analog input AIN2

Bit 17: SIGN1 Signed Data Output Format Enable for ADC Module 0, analog input AIN1

Bit 16: SIGN0 Signed Data Output Format Enable for ADC Module 0, analog input AIN0

Note:
  1. These bits are not available in the 64-pin package.
ValueDescription
0 Output format is unsigned
1 Output format is signed

Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14 – DIFFk Differential Mode Enable for channel k

Bit 14: DIFF14 Differential Mode Enable for ADC Module 0, analog input AIN14

Bit 13: DIFF13 Differential Mode Enable for ADC Module 0, analog input AIN13

Bit 12: DIFF12 Differential Mode Enable for ADC Module 0, analog input AIN12

Bit 11: DIFF11 Differential Mode Enable for ADC Module 0, analog input AIN11(1)

Bit 10: DIFF10 Differential Mode Enable for ADC Module 0, analog input AIN10 (1)

Bit 9: DIFF9 Differential Mode Enable for ADC Module 0, analog input AIN9

Bit 8: DIFF8 Differential Mode Enable for ADC Module 0, analog input AIN8

Bit 7: DIFF7 Differential Mode Enable for ADC Module 0, analog input AIN7

Bit 6: DIFF6 Differential Mode Enable for ADC Module 0, analog input AIN6

Bit 5: DIFF5 Differential Mode Enable for ADC Module 0, analog input AIN5

Bit 4: DIFF4 Differential Mode Enable for ADC Module 0, analog input AIN4

Bit 3: DIFF3 Differential Mode Enable for ADC Module 0, analog input AIN3

Bit 2: DIFF2 Differential Mode Enable for ADC Module 0, analog input AIN2

Bit 1: DIFF1 Differential Mode Enable for ADC Module 0, analog input AIN1

Bit 0: DIFF0 Differential Mode Enable for ADC Module 0, analog input AIN0

Note:
  1. These bits are not available in the 64-pin package.
ValueDescription
0 Channel is connected in single-ended mode
1 Channel is connected in differential mode