30.3.18.16 Flash ECC Fault Control Register

Table 30-40. Register Bit Attribute Legend
Symbol Description Symbol Description Symbol Description
R Readable bit HC Cleared by Hardware (Grey cell) Unimplemented
W Writable bit HS Set by Hardware X Bit is unknown at Reset
K Write to clear S Software settable bit
Name: FFLTCTRL
Offset: 0x0044
Reset: 0x00000000
Property: PAC Write Protection

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
  FLTMD[2:0] CTLFLT[2:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 
Bit 76543210 
       FLTENFLTRST 
Access R/WR/W 
Reset 00 

Bits 14:12 – FLTMD[2:0] Fault Mode Control

Note: Write Protected when FLTEN = 1.

000 = Fault Injection Disabled

001 = Reserved

010 = Fault Capture Mode Enabled

Capture the address (in FLTADR) and Syndrome in (FLTSYN)

011 =Reserved

100 = Single Fault Injection (at bit selected by FLT1PTR) for Reads

101 = Double Fault Injection for Reads

110 = Single Fault Injection (at bit selected by FLT1PTR) for Writes

111 = Double Fault Injection for Writes

Bits 10:8 – CTLFLT[2:0] ECC/Parity Control Fault Bits

Note: Write Protected when FLTEN = 1.

If FLTMD = 1xx and FLTEN = 1:

ValueDescription
0 No Fault Injected
1 Inject a Fault on to the associated ECC/Parity Control bits (CTL[n])

Bit 1 – FLTEN ECC Fault Enable Bit

ValueDescription
0 ECC Fault Injection Disabled
1 ECC Fault Injection Enabled (module performs operation selected by FLT_MOD)

Bit 0 – FLTRST Fault Reset

ValueDescription
0 No Effect
1 Resets all FLT SFR bits.