30.3.18.17 Flash ECC Fault Pointer Register

Table 30-41. Register Bit Attribute Legend
Symbol Description Symbol Description Symbol Description
R Readable bit HC Cleared by Hardware (Grey cell) Unimplemented
W Writable bit HS Set by Hardware X Bit is unknown at Reset
K Write to clear S Software settable bit
Name: FFLTPTR
Offset: 0x0048
Reset: 0x00000000
Property: PAC Write Protection

Bit 3130292827262524 
        FLT2PTR[8] 
Access R/W 
Reset 0 
Bit 2322212019181716 
 FLT2PTR[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
        FLT1PTR[8] 
Access R/W 
Reset 0 
Bit 76543210 
 FLT1PTR[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 24:16 – FLT2PTR[8:0] Fault 2 Injection Pointer

n = Inject fault at bit n. 0 ≤ n ≤ 265.

For details of calculation vector bit order vs data bit order vs control bit order see the Flash ECC Vector table.

Note: For values of n ≥ 266 the results will be undefined.

Bits 8:0 – FLT1PTR[8:0] Fault 1 Injection Pointer

n = Inject fault at bit n. 0 ≤ n ≤ 265.

For details of calculation vector bit order vs data bit order vs control bit order see the Flash ECC Vector table.

Note: For values of n ≥ 266 the results will be undefined.