6.2.30 CSI Line Interrupt Force Register

Used for test purposes. Triggers CSI_INT_ST_LINE interrupt events individually without the need to activate the conditions that trigger the interrupt sources.

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.

Name: CSI INT_FORCE_LINE
Offset: 0x138
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
 FORCE_ERR_L_SEQ_DI7FORCE_ERR_L_SEQ_DI6FORCE_ERR_L_SEQ_DI5FORCE_ERR_L_SEQ_DI4FORCE_ERR_L_SEQ_DI3FORCE_ERR_L_SEQ_DI2FORCE_ERR_L_SEQ_DI1FORCE_ERR_L_SEQ_DI0 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
 FORCE_ERR_L_BNDRY_MATCH_DI7FORCE_ERR_L_BNDRY_MATCH_DI6FORCE_ERR_L_BNDRY_MATCH_DI5FORCE_ERR_L_BNDRY_MATCH_DI4FORCE_ERR_L_BNDRY_MATCH_DI3FORCE_ERR_L_BNDRY_MATCH_DI2FORCE_ERR_L_BNDRY_MATCH_DI1FORCE_ERR_L_BNDRY_MATCH_DI0 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bit 23 – FORCE_ERR_L_SEQ_DI7 Force Error in the Sequence of Lines for VC7 and DT7 Interrupt

Bit 22 – FORCE_ERR_L_SEQ_DI6 Force Error in the Sequence of Lines for VC6 and DT6 Interrupt

Bit 21 – FORCE_ERR_L_SEQ_DI5 Force Error in the Sequence of Lines for VC5 and DT5 Interrupt

Bit 20 – FORCE_ERR_L_SEQ_DI4 Force Error in the Sequence of Lines for VC4 and DT4 Interrupt

Bit 19 – FORCE_ERR_L_SEQ_DI3 Force Error in the Sequence of Lines for VC3 and DT3 Interrupt

Bit 18 – FORCE_ERR_L_SEQ_DI2 Force Error in the Sequence of Lines for VC2 and DT2 Interrupt

Bit 17 – FORCE_ERR_L_SEQ_DI1 Force Error in the Sequence of Lines for VC1 and DT1 Interrupt

Bit 16 – FORCE_ERR_L_SEQ_DI0 Force Error in the Sequence of Lines for VC0 and DT0 Interrupt

Bit 7 – FORCE_ERR_L_BNDRY_MATCH_DI7 Force Error Matching Line Start with Line End for VC7 and DT7 Interrupt

Bit 6 – FORCE_ERR_L_BNDRY_MATCH_DI6 Force Error Matching Line Start with Line End for VC6 and DT6 Interrupt

Bit 5 – FORCE_ERR_L_BNDRY_MATCH_DI5 Force Error Matching Line Start with Line End for VC5 and DT5 Interrupt

Bit 4 – FORCE_ERR_L_BNDRY_MATCH_DI4 Force Error Matching Line Start with Line End for VC4 and DT4 Interrupt

Bit 3 – FORCE_ERR_L_BNDRY_MATCH_DI3 Force Error Matching Line Start with Line End for VC3 and DT3 Interrupt

Bit 2 – FORCE_ERR_L_BNDRY_MATCH_DI2 Force Error Matching Line Start with Line End for VC2 and DT2 Interrupt

Bit 1 – FORCE_ERR_L_BNDRY_MATCH_DI1 Force Error Matching Line Start with Line End for VC1 and DT1 Interrupt

Bit 0 – FORCE_ERR_L_BNDRY_MATCH_DI0 Force Error Matching Line Start with Line End for VC0 and DT0 Interrupt