6.2.29 CSI Line Interrupt Mask Register
The interrupt mask for CSI_INT_MSK_LINE controls which interrupt status bits trigger the interrupt pin.
The following configuration values are valid for all listed bit names of this register:
0: The corresponding interrupt is not enabled.
1: The corresponding interrupt is enabled.
| Name: | CSI_INT_MSK_LINE |
| Offset: | 0x134 |
| Reset: | 0x00000000 |
| Property: | Read/Write |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| MASK_ERR_L_SEQ_DI7 | MASK_ERR_L_SEQ_DI6 | MASK_ERR_L_SEQ_DI5 | MASK_ERR_L_SEQ_DI4 | MASK_ERR_L_SEQ_DI3 | MASK_ERR_L_SEQ_DI2 | MASK_ERR_L_SEQ_DI1 | MASK_ERR_L_SEQ_DI0 | ||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| MASK_ERR_L_BNDRY_MATCH_DI7 | MASK_ERR_L_BNDRY_MATCH_DI6 | MASK_ERR_L_BNDRY_MATCH_DI5 | MASK_ERR_L_BNDRY_MATCH_DI4 | MASK_ERR_L_BNDRY_MATCH_DI3 | MASK_ERR_L_BNDRY_MATCH_DI2 | MASK_ERR_L_BNDRY_MATCH_DI1 | MASK_ERR_L_BNDRY_MATCH_DI0 | ||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
