25.10.5 Channel Interrupt Enable Clear Register

Table 25-19. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: CHINTENSETk
Offset: 0x60 + k*0x50 [k=0..15]
Reset: 0x00000000
Property: -

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
   LLBHBCCCTASD 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 

Bit 5 – LL Set Linked List Done Interrupt Enable

Write a 1 to this bit to set the interrupt enable.

ValueDescription
0No interrupt is enabled
1Linked-List competed, NULL pointer encountered in CHNXTk.NXT when attempting to load the next descriptor.

Bit 4 – BH Set Block Transfer Half Complete Interrupt Enable

Write a 1 to this bit to set the interrupt enable.

ValueDescription
0No interrupt is enabled
1Half of the block transfer has completed.

Bit 3 – BC Set Block Transfer Complete Interrupt Enable

Write a 1 to this bit to set the interrupt enable.

ValueDescription
0No interrupt is enabled
1A block transfer has been completed.

Bit 2 – CC Set Cell Transfer Complete Interrupt Enable

Write a 1 to this bit to set the interrupt enable.

ValueDescription
0No interrupt is enabled
1A cell transfer has been completed (CSZ bytes has been transferred).

Bit 1 – TA Set Transfer Abort Interrupt Enable

Write a 1 to this bit to set the interrupt enable.

ValueDescription
0No interrupt is enabled
1An abort trigger event has been detected and the DMA transfer has been aborted. The DMA will also clear CHCTRLAk.ENABLE on a TA event.

Bit 0 – SD Set Start Detected Interrupt Enable

Write a 1 to this bit to set the interrupt enable.

ValueDescription
0No interrupt is enabled
1A start trigger event has been detected and the block transfer has started