25.10.8 Channel Destination Start Address Register

Offset is k=0..DMA_CH_N-1)
Table 25-22. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: CHDSAk
Offset: 0x6C + k*0x50 [k=0..15]
Reset: 0x00000000
Property: PAC Write-Protection

Bit 3130292827262524 
 DSA[31:24] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 DSA[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 DSA[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 DSA[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – DSA[31:0] Channel Destination Start Address

This address should be a physical byte address. (The value should never lie outside the implemented memory).

If CHCTRLBk.WAS[2:0] = 001 or 100, the address must be halfword aligned where DSA[0] = 0.

If CHCTRLBk.WAS[2:0] = 101, the address must be word aligned where DSA[1:0] = 00.

If CHCTRLBk.WAS[2:0] = 010 and only word transfers are desired, the address must be word aligned where DSA[1:0] = 00.