25.10.15 Channel Next Descriptor Address Pointer

CHCTRLAk.ENABLE=1 write protected.

Table 25-29. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: CHNXTk
Offset: 0x88 + k*0x50 [k=0..15]
Reset: 0x00000000
Property: PAC Write-Protection

Bit 3130292827262524 
 NXT[31:24] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 NXT[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 NXT[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 NXT[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – NXT[31:0] Channel Address Pointer to Next Descriptor

This register contains the physical address of the next descriptor to load. Unless set to a NULL pointer, the lower two bits, [1:0], of this register should always be written to 0’s. If the value is set to 0xFFFF_FFFF, the DMA interprets the address as a NULL pointer.