1 Silicon Issue Summary

In this table and in subsequent sections, the following applies:
  • “X” means the silicon revision is affected by the erratum.
  • “–” means the silicon revision is not affected by the erratum.
Table 1-1. Silicon Issue Summary
ModuleErratumAffected Silicon Revisions
A0A1A1-D1GA1-D2G
ROM CodeNAND Flash and Octal SPI boot not supportedXXXX
Cortex-A7PMU interrupt spurious riseXXXX
AXIERRIRQ interrupt spurious riseXXXX
EICWPVS bit incorrect behaviorXXXX
XDMACData corrupted when number of AXI outstanding transactions differs from 1XXXX
Some XDMAC0 and XDMAC1 channels ineffectiveX
RSTCRSTC_SR.RSTTYP not showing GENERAL_RSTXXXX
RTCRTC_TSTR0 timestamping errorXXXX
CHIPIDCHIPID_EXID may report a wrong valueXX
OTPCOTPC limited number of packetsXXXX
OTPC restricted operating range in Write modeXXXX
OTPC wrong default configurationXXXX
PMCMCKRDY flag errorXXXX
Delay to first establish PCKXXXX
PCK and GCLK Ready status issueXXXX
Processor (CPU_CLK0) and main system bus clock (MCK0) source selectionXXXX
PIOOpen drain management limitationXXXX
ADCSpurious effect when zeros written to ADC_EOC_IDRXXXX
EOC interrupts not disabled when ones written to ADC_EOC_IDRXXXX
ADC_IMR interrupts enabled when ones written to ADC_EOC_IDRXXXX
Temperature sensor still enabled when stopped without conversionXXXX
Temperature sensor spurious activation with CH30XXXX
Sleep mode ineffectiveXXXX
ISCSpurious DMA descriptor writingXXXX
Incoming pixels corrupted after overloadXXXX
Frequency limitationX
SSCInverted left/right channelsXXXX
TD output delayXXXX
SPDIFRXSPDIFRX left/right inversionXXXX
AESSPLIP mode does not work with some header sizesXXXX
SECUMODDynamic detection intrusion (PIOBU) alarm issueXXXX
Tamper timestamping polarity errorXXXX
SECUMOD registers BMPR and WKPR reading issueXXXX
GMACGMAC0 not functional with multiple queues in 10/100 Half Duplex modeXXXX
Incorrect reading of Specific Address filter registers on GMAC0 and GMAC1X
Incorrect reading of Type 1 Screener registers on GMAC0 and GMAC1X
Incorrect reading of Type 2 Screener registers on GMAC0 and GMAC1X
GTSUCOMP ineffective connection to TC1XXXX
FLEXCOMWrite Protection ineffective on FLEXCOM8 to FLEXCOM11XXXX
SDMMCSDMMC failure when changing speed mode or performing ALL soft reset on-the-flyXXXX
SDR104, HS200, HS400 modes are not functionalXXXX
GCLK cannot be stoppedXXXX
SDHC blocked after switch from high-speed modeXXXX
MCANEdge filtering causes mis-synchronization when falling edge at Rx input pin coincides with end of integration phaseXXXX
Configuration of MCAN_NBTP.NTSEG2 = ’0’ not allowedXXXX
Retransmission in DAR mode due to lost arbitration at the first two identifier bitsXXXX
Tx FIFO message sequence inversionXXXX
Unexpected High Priority Message (HPM) interruptXXXX
Issue message transmitted with wrong arbitration and control fieldsXXXX
Debug message handling state machine not reset to Idle when CCCR.INIT is setXXXX
Message order inversion when transmitting from dedicated Tx buffers configured with same message IDXXXX
Frame transmitted despite confirmed transmit cancellation for CAN-FD messages with more than 8 data bytesXXXX
MCAN_TSU_TSCFG reset after readXXXX
MCAN_TSU_TSS1 not reset after a MCAN_TSU_TSx readXXXX
MCAN_TSU_ATB read resets the timebase valueXXXX
TCTC0 Channel 2 registers incorrect readingX
UDPHSEHCI spurious stop when Suspend mode occurs on port AXXXX
Low Power ModesULP2 mode does not workXXXX