45.7.17 I2SMCC Transmitter Holding Left x Register

Name: I2SMCC_THLxR
Offset: 0x60 + x*0x08 [x=0..3]
Reset: 
Property: Write-only

Bit 3130292827262524 
 THL[31:24] 
Access WWWWWWWW 
Reset  
Bit 2322212019181716 
 THL[23:16] 
Access WWWWWWWW 
Reset  
Bit 15141312111098 
 THL[15:8] 
Access WWWWWWWW 
Reset  
Bit 76543210 
 THL[7:0] 
Access WWWWWWWW 
Reset  

Bits 31:0 – THL[31:0] Transmitter Holding Left

Next data word to be transmitted on the left channel on wire x in I2S mode or the xth TDM channel multiplied by 2 after the current word if TXLRDYx is not set. If I2SMCC_MRA.DATALENGTH specifies fewer than 32 bits, data is right-justified in the THL field.