23.8.5 Status
| Name: | STATUS |
| Offset: | 0x10 |
| Reset: | 0x00000010 |
| Property: | - |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| DPLLLDRTO | DPLLLTO | DPLLLCKF | DPLLLCKR | ||||||
| Access | R | R | R | R | |||||
| Reset | 0 | 0 | 0 | 0 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| DFLLULPNOLOCK | DFLLULPLOCK | DFLLULPRDY | |||||||
| Access | R | R | R | ||||||
| Reset | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| OSC16MRDY | CLKSW | CLKFAIL | XOSCRDY | ||||||
| Access | R | R | R | R | |||||
| Reset | 1 | 0 | 0 | 0 |
Bit 19 – DPLLLDRTO DPLL Loop Divider Ratio Update Complete
| Value | Description |
|---|---|
| 0 | DPLL Loop Divider Ratio Update Complete not detected. |
| 1 | DPLL Loop Divider Ratio Update Complete detected. |
Bit 18 – DPLLLTO DPLL Lock Timeout
| Value | Description |
|---|---|
| 0 | DPLL Lock time-out not detected. |
| 1 | DPLL Lock time-out detected. |
Bit 17 – DPLLLCKF DPLL Lock Fall
| Value | Description |
|---|---|
| 0 | DPLL Lock fall edge not detected. |
| 1 | DPLL Lock fall edge detected. |
Bit 16 – DPLLLCKR DPLL Lock Rise
| Value | Description |
|---|---|
| 0 | DPLL Lock rise edge not detected. |
| 1 | DPLL Lock rise edge detected. |
Bit 10 – DFLLULPNOLOCK DFLLULP No Lock
| Value | Description |
|---|---|
| 0 | DFLLULP Tuner no lock state is not detected. |
| 1 | DFLLULP Tuner no lock state is detected. |
Bit 9 – DFLLULPLOCK DFLLULP Lock
| Value | Description |
|---|---|
| 0 | DFLLULP Tuner lock state is not detected. |
| 1 | DFLLULP Tuner lock state is detected. |
Bit 8 – DFLLULPRDY DFLLULP Ready
| Value | Description |
|---|---|
| 0 | DFLLULP is not ready. |
| 1 | DFLLULP is stable and ready to be used as a clock source. |
Bit 4 – OSC16MRDY OSC16M Ready
| Value | Description |
|---|---|
| 0 | OSC16M is not ready. |
| 1 | OSC16M is stable and ready to be used as a clock source. |
Bit 2 – CLKSW XOSC Clock Switch
| Value | Description |
|---|---|
| 0 | XOSC is not switched and provides the external clock or crystal oscillator clock. |
| 1 | XOSC is switched and provides the safe clock. |
Bit 1 – CLKFAIL XOSC Clock Failure
| Value | Description |
|---|---|
| 0 | No XOSC failure is detected. |
| 1 | A XOSC failure is detected. |
Bit 0 – XOSCRDY XOSC Ready
| Value | Description |
|---|---|
| 0 | XOSC is not ready. |
| 1 | XOSC is stable and ready to be used as a clock source. |
