8.2.300 GMAC Express MAC ENST Control Register

Name: GMAC_EMAC_ENST_CR
Offset: 0x1880
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
        EN_Q0 
Access R/W 
Reset 0 

Bit 0 – EN_Q0 Enhanced Scheduled Traffic Enable for EMAC

ValueDescription
0

Disables the enhanced scheduled traffic for EMAC.

1

Enables the enhanced scheduled traffic for EMAC. EMAC has only 1 queue and ENST is enabled by writing EN_Q0.