8.2.292 GMAC Express MAC Transmit Schedule Control Register

Name: GMAC_EMAC_TSCTL
Offset: 0x1580
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
       TXSQ[1:0] 
Access R/WR/W 
Reset 00 

Bits 1:0 – TXSQ[1:0] Transmit Schedule for Q0

ValueNameDescription
0 FP

Fixed Priority.

1 CBS

CBS Enabled only valid if CBS capability selected.

2 DWRR

DWRR enabled.

3 ETS

ETS enabled.