31.8.6 Synchronization Busy
| Name: | SYNCBUSY | 
| Offset: | 0x008 | 
| Reset: | 0x00000000 | 
| Property: | - | 
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset | 
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset | 
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset | 
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| ENABLE | SWRST | ||||||||
| Access | R | R | |||||||
| Reset | 0 | 0 | 
Bit 1 – ENABLE Enable
| Value | Description | 
|---|---|
| 0 | Write synchronization for CTRLA.ENABLE bit is complete. | 
| 1 | Write synchronization for CTRLA.ENABLE bit is ongoing. | 
Bit 0 – SWRST Software Reset Synchronization Busy Status
This bit will set in two ways:
- Writing ‘1’ to CTRLA.SWRST
 - A tamper event occurs when CTRLA.TAMPERS = ‘1’
 
| Value | Description | 
|---|---|
| 0 | Write synchronization for CTRLA.SWRST bit is complete. | 
| 1 | Write synchronization for CTRLA.SWRST bit is ongoing. | 
