17.9.8 Debug Communication Channel n REGISTER

Table 17-11. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: DCC
Offset: 0x0118 + n*0x04 [n=0..1]
Reset: 0x00000000
Property: R/W

Bit 3130292827262524 
 DATA[31:24] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 DATA[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 DATA[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 DATA[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – DATA[31:0] Data register used for debug communication. Writing to the register sets STATUCB.DCCDn. Reading from the register clears STATUSB.DCCDn.

Writing DCCx sets STATUSB.DCCx.

Reading DCCx clears STATUSB.DCCx.

Note:
  1. BCC[0] and DCC[0] are aliases that use the same internal 32-bit register.
  2. BCC[1] and DCC[1] are aliases that use the same internal 32-bit register.